### MULTICS SYSTEM-PROGRAMMERS MANUAL

Published: 12/07/67

## Identification

Initialization Constants Table E. I. Ancona

#### Purpose

The initialization constants table is a data base used exclusively by the Multics initializer. It contains information which is generated early in the initialization sequence and which is used later in the sequence. The table thus acts as a convenient storage area and saves the necessity of transferring the information from one procedure to the other until it is needed.

This section contains a short description of the contents of the table followed by an EPL declaration for the table.

<u>Contents of the Initialization Constants Table</u>

- 1. The correspondence between processor tags and memory ports, referenced by tags. (tag.port)
- 2. The contents (bits 1-35) of the processor data switches. (switches)
- 3. The base address (bootload\_cpu\_base) of the bootload processor. This defines the base location of the fault vector. (BK.1.04)
- 4. The base address of the GIOC (bootload\_gioc\_base). This address defines the base location of all the mailboxes used by the bootload GIOC.
- 5. The memory port number of the bootload GIOC. (bootload\_ gioc\_port)
- 6. Processor tag (bootload\_cpu\_tag). This is the unique 3-bit number associated with the bootload processor. (See BC.3.01)
- 7. The GIOC Channel number at which the operator's teletype is located.
- 8. Calendar time of the issue of the Multics System Tape (sys\_date). This date will be filled in by the Multics System Tape Generator (MSTG).

# MULTICS SYSTEM-PROGRAMMERS MANUAL

- 9. The index of the controller which directs interrupts to the bootload cpu (i\_bootload\_contr). This is provided by mmct\_init\_2 and used by scas\_init and by mailbox\_1\_init.
- 10. The index of the controller where the interrupts from the second gioc are directed (i\_interrupt\_contr). It is provided by mmct\_init\_2 and used by scas\_init and by mailbox\_1\_init.
- 11. Information about interrupts for scs\_hlr\_init, provided by scs\_init. (scs\_ut).

### EPL Declaration

dcl 1 initialization constants\$tag ext. 2 port (0:7) bit(3)./\*port number of processor tag\*/ initialization\_constants\$switches bit(35) ext, /\*contents of processor data switches 1-35\*/ initialization\_constants\$bootload\_cpu\_ptr ptr ext, /\*base address of bootload processor\*/ initialization\_constants\$bootload\_gioc\_ptr ptr ext, /\*base address of bootload gioc\*/ initialization\_constants\$bootload\_gioc\_port fixed bin(3)ext, /\*port number of bootload gioc\*/ initialization\_constants\$bootload\_cpu\_tag fixed bin (3) ext, /\*processor tag number\*/ initialization\_constants\$op\_telet\_ch\_no fixed bin (9) ext, /\*gloc channel number\*/ initialization\_constants\$sys\_date bit(72) ext, /\*date of system tape issue\*/ initialization\_constants\$i\_bootload\_contr fixed bin (17)ext, /\*Index of controller directing interrupts to bootload cpu\*/ initialization\_constants\$i\_interrupt\_contr fixed bin(17)ext, /\*Index of controller where interrupts from second gioc are directed\*/ initialization\_constants\$scs\_ut (0:31) bit (12) ext; /\*info about interrupts for scs\_hlr\_init\*/